RT Level Test Scheduling

Authors

  • J. Blatný
  • Z. Kotásek
  • J. Hlavička

Abstract

The paper describes a new model of exploiting parallelism in testing of VLSI circuits. A circuit at the register transfer level is denoted as an RTL circuit. The model utilizes the concept of TACG (Test Application Conflict Graph). For the testing process the resource utilization model is defined and used for the TACG construction.  Different conflicts that must be taken into account during an RTL circuit test scheduling are presented. The problem of concurrent test application is transformed to the one of TACG coloring and covering its nodes. Thus, the graph theory algorithms can be utilized for an RT level test schedules. The way how to use a TACG for an RTL circuit modification is also presented.
The paper offers a methodology that can be utilized during VLSI circuit design process, the final goal of which is to reduce the overall test application time of an RTL circuit.

Downloads

Download data is not yet available.

Published

2012-03-05

How to Cite

Blatný, J., Kotásek, Z., & Hlavička, J. (2012). RT Level Test Scheduling. COMPUTING AND INFORMATICS, 16(1), 13–29. Retrieved from https://www.cai.sk/ojs/index.php/cai/article/view/672